# **ECEN 651 Lab Exercise 6 Report**

# **Pipelined MIPS Processor**

Name: Pranav Anantharam

UIN: 734003886

Date: 12/3/2023

# 1. Design the forwarding unit.

(a) Draw a block diagram which reflects the forwarding unit logic

For R-type instructions: AluOCtrlA



For Immediate instructions: AluOCtrlB



Select lines for Muxes for Memory Write Data in EX and MEM stages:



(b) Write a Verilog module to implement the Forwarding Unit.

## Design Source code filename: ForwardingUnit.v

```
`timescale 1ns / 1ps
module ForwardingUnit( UseShamt, UseImmed, ID Rs, ID Rt, EX Rw, MEM Rw, EX RegWrite,
MEM RegWrite, AluOpCtrlA, AluOpCtrlB, DataMemForwardCtrl EX, DataMemForwardCtrl MEM);
      // Inputs
      input UseShamt, UseImmed;
      input [4:0] ID Rs, ID Rt, EX Rw, MEM Rw;
      input EX RegWrite, MEM RegWrite;
      // Outputs
      output reg [1:0] AluOpCtrlA, AluOpCtrlB;
      output reg DataMemForwardCtrl EX, DataMemForwardCtrl MEM;
      always @(*) begin
            if( UseShamt == 1 )
                                           // Shift values used in current instruction
                  AluOpCtrlA <= 2'b00;
                                           // Shift value data -> BusA
            else if (UseShamt = 0 )begin // Shift values not used in current instruction
                   // Check priority of pipeline stage for previous instructions
                   if( (ID Rs == MEM Rw) && ~(MEM Rw==EX Rw && EX RegWrite) &&
(MEM_RegWrite == 1) && (MEM_Rw != 0) )
                         AluOpCtrlA <= 2'b01; // Memory stage data -> BusA
                   else if ( (ID Rs \Longrightarrow EX Rw) && (EX RegWrite \Longrightarrow 1) && (EX Rw != 0) )
                         AluOpCtrlA <= 2'b10; // Execute stage data -> BusA
                  else
                         AluOpCtrlA <= 2'b11;
                                                 // Register read data -> BusA
                  end
            else
                  AluOpCtrlA <= 2'b11;
                                                 // Register read data -> BusA
```

```
// Immediate values used in current instruction
            if( UseImmed == 1 )
                  AluOpCtrlB <= 2'b00;
                                                // Immediate value data -> BusB
            else if (UseImmed == 0 ) begin // Immediate values not used in current
instruction
                  // Check priority of pipeline stage for previous instructions
                  if( (ID Rt == MEM Rw) && ~(MEM Rw==EX Rw && EX RegWrite) &&
(MEM RegWrite == 1) && (MEM Rw != 0)
                        AluOpCtrlB <= 2'b01;
                                                // Memory stage data -> BusB
                  else if ( (ID Rt == EX Rw) && (EX RegWrite == 1) && (EX Rw != 0) )
                        AluOpCtrlB <= 2'b10; // Execute stage data -> BusB
                  else
                        AluOpCtrlB <= 2'b11; // Register read data -> BusB
                  end
            else
                  AluOpCtrlB <= 2'b11;
                                                 // Register read data -> BusB
            // Select Lines for Muxes for Memory Write data in EX and MEM stages
            if( (MEM RegWrite == 1) && (ID Rt == MEM Rw) && (MEM Rw != 0) ) begin
                  DataMemForwardCtrl EX = 1'b1;
                  DataMemForwardCtrl MEM = 1'b0;
            end else if( (EX RegWrite == 1) && (ID Rt == EX Rw) && (EX Rw != 0) ) begin
                  DataMemForwardCtrl EX = 1'b0;
                  DataMemForwardCtrl MEM = 1'b1;
            end else begin
                  DataMemForwardCtrl EX = 1'b0;
                  DataMemForwardCtrl MEM = 1'b0;
            end
      end
```

(c) Synthesize the hardware and ensure the code generates no warnings or errors and that it creates no latches. Provide the summary results of the synthesis process.

### Synthesis Report: (ForwardingUnit module)

endmodule

```
Start Writing Synthesis Report
______
Report BlackBoxes:
+-+----+
| |BlackBox name |Instances |
+-+---+
+-+---+
Report Cell Usage:
+----+
   |Cell |Count |
+----+
   |LUT2 |
11
12
   |LUT3 |
         2|
13
   |LUT4 |
| 4
   |LUT6 |
         111
   |IBUF | 24|
15
   |OBUF |
16
```

```
+----+
Report Instance Areas:
+----+
     |Instance |Module |Cells |
  ----+
    |top
            11
+----+
Finished Writing Synthesis Report: Time (s): cpu = 00:00:13; elapsed = 00:00:20. Memory
(MB): peak = 1770.918; gain = 306.605; free physical = 2643; free virtual = 39972
_____
Synthesis finished with 0 errors, 0 critical warnings and 0 warnings.
Synthesis Optimization Runtime: Time (s): cpu = 00:00:13; elapsed = 00:00:20. Memory (MB):
peak = 1770.918; gain = 306.605; free physical = 2655; free virtual = 39984
Synthesis Optimization Complete: Time (s): cpu = 00:00:13; elapsed = 00:00:20. Memory (MB):
peak = 1770.918; gain = 306.605; free physical = 2716; free virtual = 40044
```

INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).

INFO: [Project 1-570] Preparing netlist for logic optimization

Netlist sorting complete. Time (s): cpu = 00:00:00; elapsed = 00:00:00. Memory (MB): peak = 1909.930; gain = 0.000; free physical = 2641; free virtual = 39973

INFO: [Project 1-111] Unisim Transformation Summary:

INFO: [Project 1-571] Translating synthesized netlist

No Unisim elements were transformed.

INFO: [Common 17-83] Releasing license: Synthesis

#### 9 Infos, 0 Warnings, 0 Critical Warnings and 0 Errors encountered.

 $\verb|synth_design| completed successfully \\$ 

synth\_design: Time (s): cpu = 00:00:17 ; elapsed = 00:00:24 . Memory (MB): peak = 1909.930 ;
gain = 474.547 ; free physical = 2714 ; free virtual = 40047

Netlist sorting complete. Time (s): cpu = 00:00:00; elapsed = 00:00:00. Memory (MB): peak = 1909.930; gain = 0.000; free physical = 2710; free virtual = 40043

WARNING: [Constraints 18-5210] No constraints selected for write.

Resolution: This message can indicate that there are no constraints for the design, or it can indicate that the used\_in flags are set such that the constraints are ignored. This later case is used when running synth\_design to not write synthesis constraints to the resulting checkpoint. Instead, project constraints are read when the synthesized design is opened.

INFO: [Common 17-1381] The checkpoint

 $\label{lem:continuous} '/home/grads/p/pranav_anantharam/lab6/project_1/project_1.runs/synth_1/ForwardingUnit.dcp' has been generated.$ 

INFO: [runtcl-4] Executing : report\_utilization -file ForwardingUnit\_utilization\_synth.rpt -pb
ForwardingUnit utilization synth.pb

INFO: [Common 17-206] Exiting Vivado at Sun Dec 3 18:12:59 2023...

#### Compiled Hardware Schematic: (FowardingUnit module)



No latches or flip flops present in the forwarding unit.

## 2. Design the Hazard Detection Unit

(a) Create a block diagram for the logic required to detect a data hazard that requires stalling.

#### Load Hazard:



(b) Create the state diagram that describes the workings of the Hazard unit. Assume that the inputs to this FSM are Jump, LdHazard, Branch, and ALUZero and the outputs are PC write, IF write, bubble, and addrSel.

#### Hazard Unit FSM:



(c) Describe the Hazard Detection Unit in Verilog.

#### Design Source code filename: HazardUnit.v

```
`timescale 1ns / 1ps
module HazardUnit(IF write, PC write, bubble, addrSel, Jump, Branch, ALUZero, memReadEX,
currRs, currRt, prevRt, UseShamt, UseImmed, Clk, Rst);
      // Outputs
      output reg IF write, PC write, bubble;
      output req [1:0] addrSel;
      // Inputs
      input Jump, Branch, ALUZero, memReadEX, Clk, Rst;
      input UseShamt, UseImmed;
      input [4:0] currRs;
      input [4:0] currRt;
      input [4:0] prevRt;
      // State definition for FSM
      parameter NoHazard state = 3'b000; // No hazard - Normal state
      parameter Jump state = 3'b001;
                                            // Jump
      parameter Sump_state = 3'b001;
parameter Branch_0_state = 3'b010;
                                            // Branch Encountered
      parameter Branch 1 state = 3'b011;
                                            // Branch Taken
      // Internal signal - LdHazard - HIGH when hazard exists
      reg LdHazard;
      // Internal states - FSM state, FSM nxt state
      reg [2:0] FSM state;
      reg [2:0] FSM nxt state;
      // FSM state register
      always @ (negedge Clk) begin
            if(Rst == 0)
                   FSM state <= 0;
            else
                   FSM state <= FSM nxt state;
      end
      // Load Hazard Flowchart logic
    always @(*)begin
      if(prevRt==0)
        LdHazard <= 0; //no hazard when prev RT is 0
      else if(memReadEX==1)
        case({UseShamt,UseImmed})
            2'b00:
                if((prevRt==currRs) || (prevRt==currRt))
                    LdHazard <= 1; //current Rt or Rs is same as prev Rt</pre>
                else
                    LdHazard <= 0;
            2'b10:
                if (prevRt==currRs)
                    LdHazard <= 1; //current Rs for shamt is same as prev Rt</pre>
                else
                    LdHazard <= 0;
            2'b01:
                if (prevRt==currRs)
                    LdHazard <= 1; //current Rs for Immediate is same as prev Rt
```

```
else
                    LdHazard <= 0;
            default:
                LdHazard <= 0;
        endcase
    end
      // FSM next state and output logic
      always @(*) begin // Combinatory logic
            case( FSM_state )
                                           // Prioritize jump
                  NoHazard state: begin
                         if( Jump == 1'b1 ) begin
                               // Unconditional return to no hazard state
                               IF write = 1'b0;
                               PC write = 1'b1;
                               bubble = 1'b0;
                               addrSel = 2'b01;
                               FSM nxt state = Jump state;
                         end
                         else if (LdHazard = 1'b1) begin
            // If hazard is detected, stop fetching new IF and stop incrementing PC and
writing into PC
                               IF write = 1'b0;
                               PC write = 1'b0;
                               bubble = 1'b1;
                               addrSel = 2'b00;
                               FSM nxt state = NoHazard state;
                         end
                         else if (Branch == 1'b1)begin
                               // Go to branch zero and check ALU zero flag
                               IF write = 1'b0;
                               PC write = 1'b0;
                               bubble = 1'b0;
                               addrSel = 2'b00;
                               FSM_nxt_state = Branch_0_state;
                         end
                         else begin
                               // Normal state
                               IF write = 1'b1;
                               PC write = 1'b1;
                               bubble = 1'b0;
                               addrSel = 2'b00;
                               FSM nxt state = NoHazard state;
                         end
                   end
                   Jump state: begin
                         // Unconditional return to no hazard state
                         // Stop execution until jump is resolved completely
                         IF write = 1'b1;
                         PC write = 1'b1;
                         bubble = 1'b1;
                         addrSel = 2'b00;
                         FSM nxt state = NoHazard state;
                   end
                  Branch 0 state: begin
                         if( ALUZero == 1'b0 ) begin
                               IF write = 1'b1;
                               PC write = 1'b1;
```

```
bubble = 1'b1;
                   addrSel = 2'b00;
                   FSM nxt state = NoHazard state;
            end
            else if ( ALUZero == 1'b1 ) begin
                   IF write = 1'b0;
                   PC_write = 1'b1;
                   bubble = 1'b1;
                   addrSel = 2'b10;
                   FSM nxt state = Branch 1 state;
            end
      end
      Branch_1_state: begin
             // Unconditional return to no hazard state
            IF write = 1'b1;
            PC write = 1'b1;
            bubble = 1'b1;
            addrSel = 2'b00;
            FSM_nxt_state = NoHazard_state;
      end
      default: begin
            FSM nxt state = NoHazard state;
            PC write = 1'bx;
            IF write = 1'bx;
            bubble = 1'bx;
            addrSel = 2'bxx;
      end
endcase
```

(d) Synthesize the hardware and ensure the code generates no warnings or errors. Provide the summary results of the synthesis process.

#### Synthesis Report: (HazardUnit module)

end

endmodule

```
_____
Start Writing Synthesis Report
Report BlackBoxes:
+-+---+
| |BlackBox name |Instances |
+-+----+
+-+---+
Report Cell Usage:
+----+
   |Cell |Count |
+----+
   |BUFG |
|1
   |LUT2 |
12
            11
|3
   |LUT3 |
| 4
   |LUT4 |
15
   |LUT5 |
16
   |LUT6 |
17
   |FDRE |
   |LDC |
18
            11
   |IBUF |
           23|
19
   |OBUF |
+----+
Report Instance Areas:
+----+
    |Instance |Module |Cells |
```

```
+----+
               11
      |top
Finished Writing Synthesis Report: Time (s): cpu = 00:00:12; elapsed = 00:00:19. Memory
(MB): peak = 1770.926; gain = 279.355; free physical = 4161; free virtual = 42064
Synthesis finished with 0 errors, 0 critical warnings and 1 warnings.
Synthesis Optimization Runtime: Time (s): cpu = 00:00:12; elapsed = 00:00:19. Memory (MB):
peak = 1770.926; gain = 279.355; free physical = 4163; free virtual = 42066
Synthesis Optimization Complete: Time (s): cpu = 00:00:12; elapsed = 00:00:19. Memory (MB):
peak = 1770.926; gain = 279.355; free physical = 4173; free virtual = 42076
INFO: [Project 1-571] Translating synthesized netlist
INFO: [Netlist 29-17] Analyzing 1 Unisim elements for replacement
INFO: [Netlist 29-28] Unisim Transformation completed in 0 CPU seconds
INFO: [Project 1-570] Preparing netlist for logic optimization
INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).
Netlist sorting complete. Time (s): cpu = 00:00:00; elapsed = 00:00:00. Memory (MB): peak =
1909.938; gain = 0.000; free physical = 4026; free virtual = 41972
INFO: [Project 1-111] Unisim Transformation Summary:
 A total of 1 instances were transformed.
 LDC => LDCE: 1 instances
INFO: [Common 17-83] Releasing license: Synthesis
16 Infos, 1 Warnings, 0 Critical Warnings and 0 Errors encountered.
synth design completed successfully
synth design: Time (s): cpu = 00:00:16; elapsed = 00:00:24. Memory (MB): peak = 1909.938;
gain = 447.297 ; free physical = 4078 ; free virtual = 42025
Netlist sorting complete. Time (s): cpu = 00:00:00; elapsed = 00:00:00. Memory (MB): peak =
1909.938; gain = 0.000; free physical = 4077; free virtual = 42024
WARNING: [Constraints 18-5210] No constraints selected for write.
Resolution: This message can indicate that there are no constraints for the design, or it can
indicate that the used in flags are set such that the constraints are ignored. This later case
is used when running synth design to not write synthesis constraints to the resulting
checkpoint. Instead, project constraints are read when the synthesized design is opened.
```

INFO: [Common 17-1381] The checkpoint
'/home/grads/p/pranav\_anantharam/lab6/project\_1/project\_1.runs/synth\_1/HazardUnit.dcp' has been
generated.

INFO: [runtcl-4] Executing: report\_utilization -file HazardUnit\_utilization\_synth.rpt -pb HazardUnit utilization synth.pb

INFO: [Common 17-206] Exiting Vivado at Sun Dec 3 18:21:01 2023...

#### Compiled Hardware Schematic: (HazardUnit module)



- 3. Make slight modifications to the Register file, Control Unit, and ALU Control Module.
- (a) The Register file must be modified to latch data on the positive edge of the clock rather than the negative edge.

## Design Source code filename: RegisterFile.v

```
`timescale 1ns / 1ps
module RegisterFile(input [4:0] RA, input [4:0] RB, input [4:0] RW, input [31:0] BusW,
input RegWr, input Clk, output reg [31:0] BusA, output reg [31:0] BusB);
// RA - Bus A Address
// RB - Bus B Address
// RW - Write Port Address
// BusW - Write Port Data Input
// RegWr - Write enable signal
// Clk - Clock signal
// BusA - Bus A output data register
// BusB - Bus B output data register
reg [31:0] register file [31:0]; // 32 elements x 32 bit wide element
// 0th register is wired to value 0
initial begin
      register file[0] = 32'b0;
end
// Latch on positive edge of clock
always @(posedge Clk) begin
      // If Write Port address is not zero and Write enable signal is high
      if ( (RW != 5'b0) \&\& (RegWr == 1'b1) ) begin
            // Write data into register
            register file[RW] <= BusW;</pre>
      end
end
// Read values from registers
always @* begin
      BusA <= register file[RA];</pre>
      BusB <= register file[RB];</pre>
end
endmodule
```

(b) Modify the Control unit to include the UseShamt signal.

## Design Source code filename: PipelinedControl.v

```
`timescale 1ns / 1ps

        // MACROS

        define RTYPEOPCODE
        6'b000000

        define LWOPCODE
        6'b100011

        define SWOPCODE
        6'b101011

        define BEQOPCODE
        6'b000100

        define JOPCODE
        6'b000101

        define ORIOPCODE
        6'b001101

        define ADDIUOPCODE
        6'b001000

        define ANDIOPCODE
        6'b001101

        define ANDIOPCODE
        6'b001101

        define SLTIOPCODE
        6'b001011

        define SLTIUOPCODE
        6'b001011

        define SLLFUNCCODE
        6'b000000

        define SRLFUNCCODE
        6'b000001

        define SRAFUNCCODE
        6'b000011

 // MACROs

      define AND
      4'b0000

      define OR
      4'b0001

      define ADD
      4'b0010

      define SLL
      4'b0011

      define SRL
      4'b0100

      define SUB
      4'b0110

      define SLT
      4'b0111

  `define ADDU 4'b1000
 define SUBU 4'b1001

define XOR 4'b1010

define SLTU 4'b1011

define NOR 4'b1100

define SRA 4'b1101

define LUI 4'b1110
  `define FUNC 4'b1111
module PipelinedControl (RegDst, MemToReg, RegWrite, MemRead, MemWrite, Branch, Jump,
SignExtend, ALUOp, Opcode, Func code, Bubble, UseShamt, UseImmed);
         // Inputs
         input [5:0] Opcode;
         input [5:0] Func code;
         input Bubble;
         // Outputs
         output RegDst; // For dest register : 0-> 20-16 or 1-> 15-11 output MemToReg; // 0 -> ALU output written back to register, 1-> data
memory written to register eg. Load
```

```
RegDst, MemToReg, RegWrite, MemRead, MemWrite, Branch, Jump, SignExtend,
UseShamt, UseImmed;
      reg [3:0] ALUOp;
      always @ (Opcode or Bubble) begin
            if(Bubble) begin
                  // Put your code here!
                  RegDst
                              <= #2 1'b0;
                  MemToReg
                              <= #2 1'b0;
                              <= #2 1'b0;
                  RegWrite
                             <= #2 1'b0;
                  MemRead
                             <= #2 1'b0:
                  MemWrite
                  Branch
                              <= #2 1'b0;
                              <= #2 1'b0;
                  Jump
                  SignExtend <= #2 1'b0;
                              <= #2 4'b0000;
                  ALUOp
                  UseShamt
                              \Leftarrow #2 1'b0;
                             <= #2 1'b0;
                  UseImmed
            end
            else begin
                  case (Opcode)
                     `RTYPEOPCODE: begin // R-type instructions: RegDst and Regwrite is 1
                                                <= #2 1'b1;
                                     RegDst
                                                                   // dest register
address = Instruction[15:11]
                                    MemToReq
                                                <= #2 1'b0;
                                                <= #2 1'b1;
                                     RegWrite
                                                                   // Write to register
                                               <= #2 1'b0;
                                    MemRead
                                    MemWrite
                                                <= #2 1'b0;
                                                <= #2 1'b0;
                                    Branch
                                                 <= #2 1'b0;
                                     Jump
                                     SignExtend <= #2 1'bx;
                                                 <= #2 `FUNC;
                                     ALUOp
                                     // Set UseShamt to 1 for only SLL, SRA and SRL
operations
                                     if ( (Func code == `SLLFUNCCODE) || (Func code ==
`SRLFUNCCODE) || (Func code == `SRAFUNCCODE) )
                                           UseShamt <= #2 1'b1;
                                     else
                                           UseShamt <= #2 1'b0;
                                                                   // Shamt not required
for other operations
                                                 <= #2 1'b0;
                                                                   // No Immediate value
                                     UseImmed
used
                               end
                               /*add your code here. Reuse your code from lab 10 from the
file Lab10 SingleCycleControl.v */
                               `LWOPCODE: begin
                                     RegDst
                                                 <= #2 1'b0;
                                                                   // dest register
address = Instruction[20:16]
                                                                   // load data from
                                    MemToReg
                                                <= #2 1'b1;
memory to register
                                                 <= #2 1'b1; // write data to register
                                     RegWrite
                                    MemRead
                                                 <= #2 1'b1;
                                                                   // read from memory
                                                 <= #2 1'b0;
                                    MemWrite
                                                 <= #2 1'b0;
                                     Branch
                                                 <= #2 1'b0;
                                     Jump
                                     SignExtend <= #2 1'b1;
                                                                   // sign extended
offset
                                     ALUOp
                                                 <= #2 `ADD;
                                                                   // effective address
calculation using ADD
                                     UseShamt
                                                 <= #2 1'b0;
                                     UseImmed
                                                 <= #2 1'b1;
                                                                   // Immediate value
for effective address calculation
```

end

```
`SWOPCODE: begin
                                      RegDst
                                                   <= #2 1'bx;
                                                                     // No register writes
                                                   <= #2 1'bx;
                                                                     // No loading of data
                                      MemToReg
from memory to register
                                      RegWrite
                                                   <= #2 1'b0;
                                      MemRead
                                                   <= #2 1'b0;
                                      MemWrite
                                                   <= #2 1'b1; // Write data into memory
                                                  <= #2 1'b0;
                                      Branch
                                      Jump
                                                   <= #2 1'b0;
                                      SignExtend <= #2 1'b1;</pre>
                                                                     // sign extended
offset
                                                   <= #2 `ADD;
                                                                      // effective address
                                      ALUOp
calculation using ADD
                                      UseShamt
                                                   <= #2 1'b0;
                                      UseImmed
                                                   <= #2 1'b1;
                                                                      // Immediate value
for effective address calculation
                                `BEQOPCODE: begin
                                                                      // No register writes
                                                   <= #2 1'bx;
                                      RegDst
                                                                      // No loading of data
                                      MemToReg
                                                   <= #2 1'bx;
from memory to register
                                      RegWrite
                                                   <= #2 1'b0;
                                                  <= #2 1'b0;
                                      MemRead
                                      MemWrite
                                                   <= #2 1'b0;
                                      Branch
                                                   <= #2 1'b1;
                                                                      // Branch instruction
                                                   <= #2 1'b0;
                                      Jump
                                      SignExtend <= #2 1'b1;</pre>
                                      ALUOp
                                                   <= #2 `SUB;
                                                                      // BEQ subtraction
result used to decide branch taken / not taken
                                      UseShamt
                                                   <= #2 1'b0;
                                                                      // No shift
operations required
                                      UseImmed
                                                   <= #2 1'b0;
                                                                      // No Immediate
values used
                                end
                                `JOPCODE: begin
                                      RegDst
                                                   <= #2 1'bx;
                                                                      // No register writes
                                      MemToReg
                                                   <= #2 1'bx;
                                                                      // No loading of data
from memory to register
                                      RegWrite
                                                  <= #2 1'b0;
                                                   <= #2 1'b0;
                                      MemRead
                                      MemWrite
                                                   <= #2 1'b0;
                                      Branch
                                                   <= #2 1'b0;
                                                   <= #2 1'b1;
                                      Jump
                                                                     // Jump instruction
                                      SignExtend <= #2 1'bx;
                                                                      // Sign extension not
used for JUMP
                                                   <= #2 4'bxxxx;
                                      ALUOp
                                      UseShamt
                                                   <= #2 1'b0;
                                                                      // No shift
operations required
                                      UseImmed
                                                   <= #2 1'b0;
                                                                      // No Immediate
values used
                                end
                                `ORIOPCODE: begin
                                      RegDst
                                                   <= #2 1'b0;
                                                                      // dest register
address = Instruction[20:16]
                                      MemToReg
                                                   <= #2 1'b0;
                                      RegWrite
                                                   <= #2 1'b1; // write data to register
                                      MemRead
                                                   <= #2 1'b0;
                                      MemWrite
                                                  <= #2 1'b0;
                                      Branch
                                                  <= #2 1'b0;
                                      Jump
                                                   = #2 1'b0;
```

```
SignExtend <= #2 1'b0;
                                                                     // Not required for
logical operations
                                                  \Leftarrow #2 `OR;
                                                                     // Logical OR
                                      ALUOp
operation
                                      UseShamt
                                                  <= #2 1'b0;
                                      UseImmed
                                                  <= #2 1'b1; // Immediate values used
                               end
                               `ADDIOPCODE: begin
                                      RegDst
                                                  <= #2 1'b0;
                                                                     // dest register
address = Instruction[20:16]
                                     MemToReg
                                                  <= #2 1'b0;
                                                  <= #2 1'b1; // write data to register
                                      RegWrite
                                                  <= #2 1'b0;
                                     MemRead
                                     MemWrite
                                                  <= #2 1'b0;
                                      Branch
                                                  <= #2 1'b0;
                                      Jump
                                                  <= #2 1'b0;
                                                                     // Sign extended for
                                      SignExtend <= #2 1'b1;
immediate values
                                                  <= #2 `ADD;
                                                                     // ADD operation
                                      ALUOp
                                                  <= #2 1'b0;
                                      UseShamt
                                                  <= #2 1'b1; // Immediate values used
                                      UseImmed
                               end
                               `ADDIUOPCODE: begin
                                                                     // dest register
                                      RegDst
                                                  <= #2 1'b0;
address = Instruction[20:16]
                                     MemToReg
                                                  <= #2 1'b0;
                                      RegWrite
                                                  <= #2 1'b1; // write data to register
                                     MemRead
                                                  \Leftarrow #2 1'b0;
                                     MemWrite
                                                  <= #2 1'b0;
                                                  <= #2 1'b0;
                                      Branch
                                                  <= #2 1'b0;
                                      Jump
                                      SignExtend <= #2 1'b0;</pre>
                                      QOULA
                                                  <= #2 `ADDU;
                                                                     // ADDU operation
                                      UseShamt
                                                  <= #2 1'b0;
                                      UseImmed
                                                  <= #2 1'b1; // Immediate values used
                               end
                                `ANDIOPCODE: begin
                                      RegDst
                                                  <= #2 1'b0;
                                                                     // dest register
address = Instruction[20:16]
                                      MemToReg
                                                  <= #2 1'b0;
                                      RegWrite
                                                  <= #2 1'b1; // write data to register
                                     MemRead
                                                  <= #2 1'b0;
                                     MemWrite
                                                  <= #2 1'b0;
                                                  <= #2 1'b0;
                                     Branch
                                      Jump
                                                  <= #2 1'b0;
                                      SignExtend <= #2 1'b0;</pre>
                                                  <= #2 `AND;
                                                                     // Logical AND
                                      ALUOp
operation
                                      UseShamt
                                                  <= #2 1'b0;
                                      UseImmed
                                                  <= #2 1'b1; // Immediate values used
                               end
                                `LUIOPCODE: begin
                                      RegDst
                                                  <= #2 1'b0;
                                                                     // dest register
address = Instruction[20:16]
                                     MemToReg
                                                  <= #2 1'b0;
                                      RegWrite
                                                  <= #2 1'b1; // write data to register
                                      MemRead
                                                  <= #2 1'b0;
                                     MemWrite
                                                  <= #2 1'b0;
                                     Branch
                                                  <= #2 1'b0;
                                      Jump
                                                  = #2 1'b0;
```

```
SignExtend <= #2 1'b1;
                                    QOULA
                                                 <= #2 `LUI;
                                                                  // LUI operation
                                    UseShamt
                                                 <= #2 1'b0;
                                    UseImmed
                                                <= #2 1'b1; // Immediate values used
                              end
                              `SLTIOPCODE: begin
                                    RegDst
                                                <= #2 1'b0;
                                                                   // dest register
address = Instruction[20:16]
                                    MemToReg
                                                <= #2 1'b0;
                                                <= #2 1'b1; // write data to register
                                    RegWrite
                                    MemRead
                                                <= #2 1'b0;
                                    MemWrite
                                                <= #2 1'b0;
                                                <= #2 1'b0;
                                    Branch
                                                <= #2 1'b0;
                                    Jump
                                    SignExtend <= #2 1'b1;</pre>
                                                                   // Sign extended for
immediate values
                                    ALUOp
                                                <= #2 `SLT;
                                                                   // SLT operation
                                    UseShamt
                                                 <= #2 1'b0;
                                    UseImmed
                                                 <= #2 1'b1; // Immediate values used
                              end
                               `SLTIUOPCODE: begin
                                    RegDst
                                                <= #2 1'b0;
                                                                   // dest register
address = Instruction[20:16]
                                                <= #2 1'b0;
                                    MemToReg
                                    RegWrite
                                                <= #2 1'b1; // write data to register
                                                <= #2 1'b0;
                                    MemRead
                                                <= #2 1'b0;
                                    MemWrite
                                    Branch
                                                <= #2 1'b0;
                                    Jump
                                                <= #2 1'b0;
                                    SignExtend <= #2 1'b0;</pre>
                                                <= #2 `SLTU;
                                                                   // SLTU operation
                                    ALUOp
                                    UseShamt
                                                <= #2 1'b0;
                                    UseImmed
                                                <= #2 1'b1; // Immediate values used
                              end
                               `XORIOPCODE: begin
                                    RegDst
                                                <= #2 1'b0;
                                                                   // dest register
address = Instruction[20:16]
                                    MemToReg
                                                <= #2 1'b0;
                                                <= #2 1'b1; // write data to register
                                    RegWrite
                                    MemRead
                                                <= #2 1'b0;
                                    MemWrite
                                                <= #2 1'b0;
                                    Branch
                                                <= #2 1'b0;
                                                <= #2 1'b0;
                                    Jump
                                    SignExtend <= #2 1'b0;
                                                <= #2 `XOR; // Logical XOR operation
                                    ALUOp
                                    UseShamt
                                                <= #2 1'b0;
                                    UseImmed
                                                <= #2 1'b1; // Immediate values used
                              end
                              default: begin
                                                <= #2 1'bx;
                                    RegDst
                                                <= #2 1'bx;
                                    MemToReg
                                    RegWrite
                                                 <= #2 1'bx;
                                                <= #2 1'bx:
                                    MemRead
                                    MemWrite
                                                <= #2 1'bx;
                                                <= #2 1'bx;
                                    Branch
                                    Jump
                                                <= #2 1'bx;
                                    SignExtend <= #2 1'bx;
                                                <= #2 4'bxxxx;
                                    ALUOp
                                                <= #2 1'bx;
                                    UseShamt
                                    UseImmed
                                                <= #2 1'bx;
```

end

endcase

end

end endmodule

(c) For the ALU Control Module, you must remove the UseShamt logic as it is now generated in the main control unit. (No changes were needed to be made in this file since Single Cycle Processor implementation)

#### Design Source code filename: ALUControl.v

```
`timescale 1ns / 1ps
// MACROs
define AND 4'b0000
`define OR 4'b0001
`define ADD 4'b0010
`define SLL 4'b0011
`define SRL 4'b0100
`define SUB 4'b0110
define SLT 4'b0111
 define ADDU 4'b1000
define SUBU 4'b1001
`define XOR 4'b1010
define SLTU 4'b1011`
`define NOR 4'b1100
define SRA 4'b1101
`define LUI 4'b1110
`define SLLFunc 6'b000000
'define SRLFunc 6'b000010
`define SRAFunc 6'b000011
`define ADDFunc 6'b100000
`define ADDUFunc 6'b100001
`define SUBFunc 6'b100010
`define SUBUFunc 6'b100011
`define ANDFunc 6'b100100
define ORFunc 6'b100101
define XORFunc 6'b100110
`define NORFunc 6'b100111
`define SLTFunc 6'b101010
`define SLTUFunc 6'b101011
define MULAFunc 6'b111000
module ALUControl (ALUCtrl, ALUop, FuncCode);
// Inputs
input [3:0] ALUop;
input [5:0] FuncCode;
// Outputs
output reg [3:0] ALUCtrl;
always@(*) begin
// If ALUop is not equal to 4'b1111, ALUop is passed directly to the ALU
if( ALUop != 4'b1111 )
      ALUCtrl <= ALUop;
else
      // Function code is used to determine the ALU control code
```

```
case (FuncCode)
             `SLLFunc: ALUCtrl <= SLL;
             `SRLFunc: ALUCtrl <= SRL;
             `SRAFunc: ALUCtrl <= SRA;
             `ADDFunc: ALUCtrl <= ADD;
             `ADDUFunc: ALUCtrl <= ADDU;
             `SUBFunc: ALUCtrl <= SUB;
             `SUBUFunc: ALUCtrl <= SUBU;
             `ANDFunc: ALUCtrl <= AND;
             `ORFunc: ALUCtrl <= OR;
             `XORFunc: ALUCtrl <= XOR;
             `NORFunc: ALUCtrl <= NOR;
             `SLTFunc: ALUCtrl <= SLT;
             `SLTUFunc: ALUCtrl <= SLTU;
             default: ALUCtrl <= 4'bx;
      endcase
end
endmodule
```

- 4. Design the remainder of the MIPS pipelined datapath.
- (a) Describe the pipelined MIPS datapath in Verilog.

Design Source code filename: PipelinedProc.v

```
`timescale 1ns / 1ps
module PipelinedProc(CLK, Reset L, startPC, dMemOut);
// Inputs
input CLK;
input Reset L;
input [31:0] startPC;
// Output
output [31:0] dMemOut;
wire [31:0] Data;
wire [31:0] Address;
reg [31:0] updated PC Address;
// Output of Hazard Unit
wire [1:0] addrSel; // Mux select for PC
wire IF write;
wire PC_write;
wire bubble;
// Pipelined Control wires
wire RegDst; // Selecting the actual bits of register file. If ==1 register file = 15 to
11 else 20 to 16.
wire MemToReg; // Data of memory is written if =1 or data of alu is written if =0
wire RegWrite; // To write to the registers in the register file
wire MemRead; // To read from the memory
wire MemWrite; // To write into the memory unit. Data to be written comes from bus B
wire Branch; // To activate branch control
wire Jump; // Activate jump control
```

```
wire SignExtend; // Extend the sign of the immediate value
wire UseShamt; // To change the source registers in case of shift operations
wire UseImmed;// Indicate a immedieate type of instruction.
wire [3:0]ALUOp_IF_ID;// Type of operation to be performed.
// Forwarding Unit
wire [1:0] AluOpCtrlA_ID;
wire [1:0] AluOpCtrlB ID;
wire DataMemForwardCtrl EX IF ID;
wire DataMemForwardCtrl MEM IF ID;
// Sign extended data
wire[31:0] sign extension data;
// Register wires Fetch-Decode stage
wire [31:0] Register_file_A_IF_ID, Register_file_B_IF_ID;
wire [31:0] BusW WB;
wire [4:0] RA_IF_ID, RB_IF_ID, RW_WB;
wire[4:0] write_register select IF ID;
wire [31:0] write register data IF ID;
wire [5:0] Opcode_IF_ID;
wire [4:0] RS IF ID;
wire [4:0] RT IF ID;
wire [4:0] RD IF ID;
wire [5:0] FUNC IF ID;
reg [31:0] IM_IF_ID;
wire [25:0] Jump_IF_ID;
wire [15:0] Immedi IF ID;
reg [31:0] Normal_PC_IF_ID;
wire RegWr WB;
wire Clk;
// Stage 3 ID -> Execute
reg RegDst ID EX;
reg MemToReg ID EX;
reg RegWrite ID EX;
reg MemRead ID EX;
reg MemWrite ID EX;
reg [3:0]ALUOp ID EX;
reg [1:0] AluOpCtrlA ID EX;
reg [1:0] AluOpCtrlB ID EX;
reg DataMemForwardCtrl EX ID EX;
reg DataMemForwardCtrl MEM ID EX;
reg [20:0] IM 20 0 ID EX;
(* keep = "true"*)reg [31:0] Sign_Extended_ID_EX;
reg [31:0] Registers A ID EX;
reg [31:0] Registers B ID EX;
wire [5:0] Funccode ID EX;
wire [4:0] RT ID EX;
wire [4:0] RD ID EX;
wire [4:0] Shamt ID EX;
wire [4:0] RW ID EX;
wire [31:0] Data Memory Input ID EX;
// ALU Control wires
wire [31:0] ALU OUT;
reg [31:0] ALU IN1;
reg [31:0] ALU IN2;
```

wire ALU Zero;

```
wire [3:0] ALU control;
// Stage 4
// Data Memory
wire [31:0] Data memory out;
reg [31:0] Data Memory Input EX MEM;
reg [31:0] ALU OUT EX MEM;
reg [4:0] RW EX MEM;
wire [31:0] Data Memory actual in;
reg MemToReg EX MEM;
reg RegWrite EX MEM;
req MemRead EX MEM;
reg MemWrite EX MEM;
reg DataMemForwardCtrl MEM EX MEM;
// Stage 5
// Writeback stage
reg MemToReg MEM WB;
req ReqWrite MEM WB;
reg [4:0] RW MEM WB;
reg [31:0] DataOut MEM WB;
reg [31:0] ALU_OUT MEM WB;
wire [31:0] Register W MEM WB;
// Instruction Memory
InstructionMemory IM1(.Data(Data), .Address(updated PC Address));
// Pipelined Control
PipelinedControl PCC1 (.RegDst(RegDst), .MemToReg(MemToReg), .RegWrite(RegWrite),
.MemRead (MemRead) , .MemWrite (MemWrite) , .Branch (Branch) , .Jump (Jump) ,
.SignExtend(SignExtend), .ALUOp(ALUOp IF ID), .Opcode(Opcode IF ID),
.Func code (FUNC IF ID), .Bubble (bubble), .UseShamt (UseShamt), .UseImmed (UseImmed));
// Hazard Unit
HazardUnit Hazard (.IF write(IF write), .PC write(PC write), .bubble(bubble),
.addrSel(addrSel), .Jump(Jump), .Branch(Branch), .ALUZero(ALU_Zero),
.memReadEX(MemRead ID EX), .currRs(RS IF ID), .currRt(RT IF ID), .prevRt(RT ID EX),
.UseShamt(UseShamt), .UseImmed(UseImmed), .Clk(CLK), .Rst(Reset L));
// Register File
RegisterFile RF1 ( .RA(RS IF ID), .RB(RT IF ID), .RW( RW MEM WB ),
.BusW(Register W MEM WB), .RegWr(RegWrite MEM WB), .Clk(CLK),
.BusA(Register file A IF ID), .BusB(Register file B IF ID));
// Forwarding Unit
ForwardingUnit Forward ( .UseShamt(UseShamt), .UseImmed(UseImmed),
.ID Rs(RS IF ID),.ID Rt(RT IF ID), .EX Rw(RW ID EX),.MEM Rw(RW EX MEM),
.EX RegWrite (RegWrite ID EX), .MEM RegWrite (RegWrite EX MEM), .AluOpCtrlA (AluOpCtrlA ID),
.AluOpCtrlB(AluOpCtrlB ID), .DataMemForwardCtrl EX(DataMemForwardCtrl EX IF ID),
.DataMemForwardCtrl_MEM(DataMemForwardCtrl MEM IF ID) );
// ALU
ALU ALU1 (.BusW(ALU OUT), .Zero(ALU Zero), .BusA(ALU IN1), .BusB(ALU IN2),
.ALUCtrl(ALU control));
// ALU Control Unit
ALUControl AC1 (.ALUCtrl(ALU control), .ALUop(ALUOp ID EX), .FuncCode (Funccode ID EX));
// Data Memory
```

```
DataMemory DM1 (.ReadData(Data memory out), .Address(ALU OUT EX MEM[7:2]),
.WriteData(Data Memory actual in), .MemoryRead(MemRead EX MEM),
.MemoryWrite (MemWrite EX MEM), .Clock(CLK));
// Program Counter Logic
always @ (negedge CLK or negedge Reset_L) begin
      if (~Reset L)
             updated PC Address <= startPC;
      else if (PC write)
             updated PC Address <= Address;
end
// Stage 2
// Register File to ID stage
always @ (negedge CLK or negedge Reset L) begin
      if(~Reset L) begin
             IM IF ID <= 32'b0;</pre>
             Normal PC IF ID <= 32'b0;
      end
      else if (IF write) begin
             IM_IF_ID <= Data;</pre>
             Normal PC IF ID <= updated PC Address + 4;
      end
end
// STAGE 2
// Instruction Decode -> Execute Stage
always @ (negedge CLK or negedge Reset L) begin
      if(~Reset L) begin
             RegDst ID EX<=1'b0;</pre>
             MemToReg ID EX<=1'b0;</pre>
             ReqWrite ID EX<=1'b0;
             MemRead ID EX<=1'b0;</pre>
             MemWrite ID EX<=1'b0;</pre>
             ALUOp ID_EX<=4'b0;
             AluOpCtrlA ID EX<=2'b0;
             AluOpCtrlB ID EX<=2'b0;
             DataMemForwardCtrl EX ID EX<=1'b0;</pre>
             DataMemForwardCtrl MEM ID EX<=1'b0;
             IM 20 0 ID EX<=21'b0;</pre>
             Sign Extended ID EX<=32'b0;
             Registers A ID EX<=32'b0;
             Registers B ID EX<=32'b0;
      end
                                        // If bubble, stop execution
      else if(bubble) begin
             RegDst ID EX<=1'b0;</pre>
             MemToReg ID EX<=1'b0;</pre>
             RegWrite ID EX<=1'b0;</pre>
             MemRead ID EX<=1'b0;</pre>
             MemWrite ID EX<=1'b0;
             ALUOp ID EX<=4'b0;
             AluOpCtrlA ID EX<=2'b0;
             AluOpCtrlB ID EX<=2'b0;
             DataMemForwardCtrl EX ID EX<=1'b0;</pre>
             DataMemForwardCtrl MEM ID EX<=1'b0;</pre>
             IM 20 0 ID EX<=21'b0;</pre>
             Sign Extended ID EX<=32'b0;
             Registers A ID EX<=32'b0;
             Registers B ID EX<=32'b0;
      end
```

```
else begin
            RegDst ID EX<=RegDst;</pre>
            MemToReg ID EX<=MemToReg;
            RegWrite ID EX<=RegWrite;
            MemRead ID EX<=MemRead;
            MemWrite ID EX<=MemWrite;
            ALUOp ID EX<=ALUOp IF ID;
            AluOpCtrlA ID EX<=AluOpCtrlA ID;
            AluOpCtrlB ID EX<=AluOpCtrlB ID;
            DataMemForwardCtrl EX ID EX<=DataMemForwardCtrl EX IF ID;
            DataMemForwardCtrl MEM ID EX<=DataMemForwardCtrl MEM IF ID;
            IM 20 0 ID EX<=IM IF ID[20:0];</pre>
            Sign Extended ID EX<=sign extension data;
            Registers A ID EX<=Register file A IF ID;
            Registers B ID EX<=Register file B IF ID;
      end
end
// STAGE 3
// Execute Stage
// Input 1
always @(*)begin
      case (AluOpCtrlA ID EX)
            2'b00: ALU IN1 = {27'b0, Shamt ID EX};
            2'b01: ALU IN1 = Register W MEM WB;
            2'b10: ALU IN1 = ALU OUT EX MEM;
            2'b11: ALU IN1 = Registers A ID EX;
      endcase
end
// Input 2
always @(*)begin
      case (AluOpCtrlB ID EX)
            2'b00: ALU IN2 = Sign Extended ID EX;
            2'b01: ALU IN2 = Register W MEM WB;
            2'b10: ALU IN2 = ALU OUT EX MEM;
            2'b11: ALU IN2 = Registers B ID EX;
      endcase
end
// Execute -> Memory Stage
always @ (negedge CLK or negedge Reset L) begin
      if (~Reset L)begin
            Data Memory Input EX MEM <= 32'b0;
            ALU OUT EX MEM
                               <=32 'b0;
            RW EX MEM
                               <=5'b0;
            MemToReg EX MEM
                             <=1 'b0;
            RegWrite EX MEM
                               <=1'b0;
            MemRead EX MEM
                               <=1'b0;
            MemWrite EX MEM
                               <=1'b0;
            DataMemForwardCtrl MEM EX MEM<=1'b0;
      end
      else begin
            Data Memory Input EX MEM<=
                                             Data Memory Input ID EX;
            ALU OUT EX MEM
                               <=
                                      ALU OUT;
            RW EX MEM
                               <=
                                      RW ID EX;
            MemToReg EX MEM
                               <=
                                      MemToReg ID EX;
                               <=
                                      RegWrite ID EX;
            RegWrite EX MEM
                                      MemRead ID EX;
            MemRead EX MEM
                               <=
            MemWrite EX MEM
                               <=
                                      MemWrite ID EX;
```

```
DataMemForwardCtrl MEM EX MEM <=DataMemForwardCtrl MEM ID EX;
      end
end
// Memory -> Writeback
always @ (negedge CLK or negedge Reset_L)begin
      if (~Reset L)begin
            MemToReg MEM WB<=1'b0;</pre>
            RegWrite MEM WB<=1'b0;
            RW MEM WB<=5'b0;
            DataOut MEM WB<=32'b0;
            ALU OUT MEM WB<=32'b0;
      end
      else begin
            MemToReg MEM WB<=MemToReg EX MEM;
            RegWrite MEM WB<=RegWrite EX MEM;
            RW MEM WB<=RW EX MEM;
            DataOut MEM WB<=Data memory out;
            ALU OUT MEM WB<=ALU OUT EX MEM;
      end
end
assign Opcode IF ID = IM IF ID[31:26];
assign FUNC IF ID = IM IF ID [5:0];
assign RS IF ID = IM IF ID[25:21];
assignRT IF ID = IM IF ID[20:16];
assign Jump IF ID = IM IF ID[25:0];
assign Immedi IF ID = IM IF ID[15:0];
// Sign Extension
assign sign extension data = SignExtend ? {{16{IM IF ID[15]}},IM IF ID[15:0]} :
{{16{1'b0}}, IM IF ID[15:0]} ;
// Address Select Logic
assign Address = (addrSel==2'b00) ? updated PC Address+4 : (addrSel == 2'b01) ?
{Normal PC IF ID [31:28], Jump IF ID, 2'b0} : Normal PC IF ID + (Sign Extended ID EX[30:0]
<< 2);
assign RT ID EX = IM 20 0 ID EX[20:16];
assign RD ID EX = IM 20 0 ID EX[15:11];
assign Shamt ID EX = IM 20 0 ID EX[10:6];
assign Funccode ID EX = IM 20 0 ID EX [5:0];
assign RW ID EX = RegDst ID EX ? RD ID EX : RT ID EX;
assign Data Memory Input ID EX = DataMemForwardCtrl EX ID EX ? Register W MEM WB :
Registers B ID EX;
// Stage 4
// Memory
assign Data Memory actual in = DataMemForwardCtrl MEM EX MEM ? Register W MEM WB
:Data Memory Input EX MEM;
// Stage 5
// Write back
assign Register W MEM WB = MemToReg MEM WB ? DataOut MEM WB : ALU OUT MEM WB;
// Final Output
assign dMemOut = DataOut MEM WB;
endmodule
```

#### Design Source code filename: InstructionMemory.v

```
`timescale 1ns / 1ps
/*
 * Module: InstructionMemory
 * Implements read-only instruction memory
 * Memory contents are initialized from the file "ImemInit.v"
module InstructionMemory(Data, Address);
     parameter T rd = 20;
      parameter MemSize = 40;
      output [31:0] Data;
      input [31:0] Address;
      reg [31:0] Data;
       * ECEN 651 Processor Test Functions
       * Texas A&M University
      */
      always @ (Address) begin
            case (Address)
            /*
             * Test Program 1:
             * Sums $a0 words starting at $a1. Stores the sum at the end of the array
             * Tests add, addi, lw, sw, beq
             */
            /*
            main:
                        li $t0, 50
                                                             # Initialize the array to
(50, 40, 30)
                        sw $t0, 0($0)
                                                             # Store first value
                        li $t0, 40
                        sw $t0, 4($0)
                                                             # Store Second Value
                        li $t0, 30
                        sw $t0, 8($0)
                                                             # Store Third Value
                        li $a0, 0
                                                             # address of array
                                                              # 3 values to sum
                        li $a1, 3
            TestProg1:
                        add $t0, $0, $0
                                                       # This is the sum
                        add $t1, $0, $a0
                                                       # This is our array pointer
                        add $t2, $0, $0
                                                       # This is our index counter
                        beq $t2, $a1, PlDone # Our loop
            P1Loop:
                             $t3, 0($t1)
                                                             # Load Array[i]
                        1w
                        add $t0, $t0, $t3
                                                      # Add it into the sum
                                                       # Next address
                        add $t1, $t1, 4
                        add $t2, $t2, 1
                                                       # Next index
                        j PlLoop
                                                                    # Jump to loop
                        sw $t0, 0($t1)
            P1Done:
                                                     # Store the sum at end of array
                        lw $t0, 12($0)
                                                       # Load Final Value
                        nop
                                                                   # Complete
                        add $0, $s0, $s0 # do nothing
            */
                  32'h00: Data = 32'h34080032;
                  32'h04: Data = 32'hac080000;
                  32'h08: Data = 32'h34080028;
                  32'h0C: Data = 32'hac080004;
                  32'h10: Data = 32'h3408001e;
                  32'h14: Data = 32'hac080008;
                  32'h18: Data = 32'h34040000;
```

```
32'h1C: Data = 32'h34050003;
                  32'h20: Data = 32'h00004020;
                  32'h24: Data = 32'h00044820;
                  32'h28: Data = 32'h00005020;
                  32'h2C: Data = 32'h11450005;
                  32'h30: Data = 32'h8d2b0000;
                  32'h34: Data = 32'h010b4020;
                  32'h38: Data = 32'h21290004;
                  32'h3C: Data = 32'h214a0001;
                  32'h40: Data = 32'h0800000b;
                  32'h44: Data = 32'had280000:
                  32'h48: Data = 32'h8c08000c;
                  32'h4C: Data = 32'h00000000;
                  32'h50: Data = 32'h02100020;
             * Test Program 2:
             * Does some arithmetic computations and stores result in memory
            /*
            main2:
                        li $a0, 32
                                                                   # Address of memory
to store result
            TestProg2:
                        addi $2, $0, 1
                                                             # $2 = 1
                        sub $3, $0, $2
                                                       # $3 = -1
                            $5, $3, $0
                                                      # $5 = 1
                        slt
                            $6, $2, $5
                                                # $6 = 2
                        add
                              $7, $5, $6
                                                             # $7 = 3
                        or
                              $8, $5, $7
                                                      # $8 = -2
                        sub
                        and $9, $8, $7
                                                      # $9 = 2
                        sw $9, 0($a0)
                                                            # Store $9 in DMem[8]
                                                       # Load Final Value
                        lw $9, 32($0)
                        nop
                                                                   # Complete
            */
                  32'h60: Data = 32'h34040020;
                  32'h64: Data = 32'h20020001;
                  32'h68: Data = 32'h00021822;
                  32'h6C: Data = 32'h0060282a;
                  32'h70: Data = 32'h00453020;
                  32'h74: Data = 32'h00a63825;
                  32'h78: Data = 32'h00a74022;
                  32'h7C: Data = 32'h01074824;
                  32'h80: Data = 32'hac890000;
                  32'h84: Data = 32'h8c090020;
                  32'h88: Data = 32'h000000000;
            /*
             * Test Program 3
             * Test Immediate Function
             */
            /*
                        TestProg3:
                        li $a0, 0xfeedbeef # $a0 = 0xfeedbeef
                        sw $a0, 36($0)
                                                          # Store $a0 in DMem[9]
                        addi $a1, $a0, -2656
                                                       \# $a1 = 0xfeedb48f
                        sw $a1, 40($0)
                                                             # Store $a1 in DMem[10]
                        addiu $a1, $a0, -2656 # $a1 = 0xfeeeb48f
                        sw $a1, 44($0)
                                                             # Store $a1 in DMem[11]
                        andi $a1, $a0, 0xf5a0 # $a1 = 0xb4a0
                        sw $a1, 48($0)
                                                             # Store $a1 in DMem[12]
                        sll $a1, $a0, 5
                                                       \# $a1 = 0xddb7dde0
```

```
sw $a1, 52($0)
                                                 # Store $a1 in DMem[13]
            srl $a1, $a0, 5
                                         \# \$a1 = 0x07f76df7
            sw $a1, 56($0)
                                                 # Store $a1 in DMem[14]
                                         # $a1 = 0xfff76df7
            sra $a1, $a0, 5
            sw $a1, 60($0)
                                                 # Store $a1 in DMem[15]
            slti $a1, $a0, 1
                                          # $a1 = 1
            sw $a1, 64($0)
                                                 # Store $a1 in DMem[16]
            slti $a1, $a1, -1
                                          \# \$a1 = 0
            sw $a1, 68($0)
                                                 # Store $a1 in DMem[17]
            sltiu $a1, $a0, 1
                                           \# \$a1 = 0
            sw $a1, 72($0)
                                                 # Store $a1 in DMem[18]
            sltiu $a1, $a1, -1 # $a1 = 1
            sw $a1, 76($0)
                                                  # Store $a1 in DMem[19]
            xori $a1, $a0, 0xf5a0  # $a1 = 0xfeed4b4f
            sw $a1, 80($0)
                                                 # Store $a1 in DMem[20]
                                                 # Load Value to test
            lw $a0, 36($0)
            lw $a1, 40($0)
                                                 # Load Value to test
            lw $a1, 44($0)
                                                 # Load Value to test
            lw $a1, 48($0)
                                                 # Load Value to test
            lw $a1, 52($0)
                                                 # Load Value to test
            lw $a1, 56($0)
                                                # Load Value to test
            lw $a1, 60($0)
                                                 # Load Value to test
            lw $a1, 64($0)
                                                 # Load Value to test
            lw $a1, 68($0)
                                                # Load Value to test
            lw $a1, 72($0)
                                                # Load Value to test
            lw $a1, 76($0)
                                                # Load Value to test
                                                # Load Value to test
            lw $a1, 80($0)
            nop
                                                       # Complete
*/
     32'hA0: Data = 32'h3c01feed;
      32'hA4: Data = 32'h3424beef;
      32'hA8: Data = 32'hac040024;
      32'hAC: Data = 32'h2085f5a0;
     32'hB0: Data = 32'hac050028;
      32'hB4: Data = 32'h2485f5a0;
     32'hB8: Data = 32'hac05002c;
     32'hBC: Data = 32'h3085f5a0;
      32'hC0: Data = 32'hac050030;
      32'hC4: Data = 32'h00042940;
      32'hC8: Data = 32'hac050034;
     32'hCC: Data = 32'h00042942;
      32'hD0: Data = 32'hac050038;
     32'hD4: Data = 32'h00042943;
      32'hD8: Data = 32'hac05003c;
     32'hDC: Data = 32'h28850001;
     32'hE0: Data = 32'hac050040;
      32'hE4: Data = 32'h28a5fffff;
      32'hE8: Data = 32'hac050044;
      32'hEC: Data = 32'h2c850001;
      32'hF0: Data = 32'hac050048;
     32'hF4: Data = 32'h2ca5fffff;
      32'hF8: Data = 32'hac05004c;
     32'hFC: Data = 32'h3885f5a0;
      32'h100: Data = 32'hac050050;
      32'h104: Data = 32'h8c040024;
      32'h108: Data = 32'h8c050028;
      32'h10C: Data = 32'h8c05002c;
      32'h110: Data = 32'h8c050030;
      32'h114: Data = 32'h8c050034;
      32'h118: Data = 32'h8c050038;
      32'h11C: Data = 32'h8c05003c;
      32'h120: Data = 32'h8c050040;
      32'h124: Data = 32'h8c050044;
      32'h128: Data = 32'h8c050048;
```

```
32'h12C: Data = 32'h8c05004c;
                  32'h130: Data = 32'h8c050050;
                  32'h134: Data = 32'h00000000;
            /*
             * Test Program 4
             * Test jal and jr
            /*
            TestProg4:
                         li $t1, 0xfeed
                                                               # St1 = 0xfeed
                         li $t0, 0x190
                                                               # Load address of P4jr
                         jr $t0
                                                               # Jump to P4jr
                         li $t1, 0
                                                               # Check for failure to jump
                                                         # $t1 should be 0xfeed if
            P4jr: sw $t1, 84($0)
successful
                                                               # $t0 = 0xcafe
                         li $t0, 0xcafe
                         jal P4Jal
                                                               # Jump to P4Jal
                         li $t0, 0xbabe
                                                               # Check for failure to jump
            P4Jal: sw $t0, 88($0)
                                                  # $t0 should be 0xcafe if successful
                                                               # $t2 = 0xface
                         li $t2, 0xface
                         j P4Skip
                                                                     # Jump to P4Skip
                         li $t2, 0
            P4Skip:
                         sw $t2, 92($0)
                                                         # $t2 should be 0xface if
successful
                         sw $ra, 96($0)
                                                               # Store $ra
                         lw $t0, 84($0)
                                                               # Load value for check
                         lw $t1, 88($0)
                                                               # Load value for check
                         lw $t2, 92($0)
                                                               # Load value for check
                         lw $ra, 96($0)
                                                               # Load value for check
            */
                  32'h180: Data = 32'h3409feed;
                  32'h184: Data = 32'h34080190;
                  32'h188: Data = 32'h01000008;
                  32'h18C: Data = 32'h34090000;
                  32'h190: Data = 32'hac090054;
                  32'h194: Data = 32'h3408cafe;
                  32'h198: Data = 32'h0c000068;
                  32'h19C: Data = 32'h3408babe;
                  32'h1A0: Data = 32'hac080058;
                  32'h1A4: Data = 32'h340aface;
                  32'h1A8: Data = 32'h0800006c;
                  32'h1AC: Data = 32'h340a0000;
                  32'h1B0: Data = 32'hac0a005c;
                  32'h1B4: Data = 32'hac1f0060;
                  32'h1B8: Data = 32'h8c080054;
                   32'h1BC: Data = 32'h8c090058;
                  32'h1C0: Data = 32'h8c0a005c;
                  32'h1C4: Data = 32'h8c1f0060;
                  32'h1C8: Data = 32'h00000000;
            /*
             * Test Program 5
             * Tests Overflow Exceptions
            /*
            Test5-1:
                         li $t0, -2147450880
                         add $t0, $t0, $t0
                         lw $t0, 4($0)
                                              #incorrect if this instruction completes
```

```
Test5-2:
            li $t0, 2147450879
            add $t0, $t0, $t0
            lw $t0, 4($0)
                                 #incorrect if this instruction completes
Test 5-3:
            lw $t0, 4($0)
            li $t0, -2147483648
            li $t1, 1
            sub $t0, $t0, $t1
            lw $t0, 4($0)
Test 5-4:
            li $t0, 2147483647
            mula $t0, $t0, $t0
            lw $t0, 4($0)
*/
      32'h300: Data = 32'h3c018000;
      32 h304: Data = 32 h34288000;
      32'h308: Data = 32'h01084020;
      32'h30C: Data = 32'h8c080004;
      32'h310: Data = 32'h3c017ffff;
      32'h314: Data = 32'h34287ffff;
      32'h318: Data = 32'h01084020;
      32'h31C: Data = 32'h8c080004;
      32'h320: Data = 32'h8c080004;
      32'h324: Data = 32'h3c088000;
      32'h328: Data = 32'h34090001;
      32'h32C: Data = 32'h01094022;
      32'h330: Data = 32'h8c080004;
      32 h334: Data = 32 h3c017FFF;
      32'h338: Data = 32'h3428FFFF;
      32'h33C: Data = 32'h01084038;
      32'h340: Data = 32'h8c080004;
* Overflow Exception
*/
/*
            lw $t0, 0($0)
*/
      32'hF0000000: Data = 32'h8c080000;
 * Test Program 6
 * Test Branch Prediction performance
 */
                   /*
             li $t5, 0
                           # initialize data to 0
                           # initialize exit value
             li $t0, 100
                           # initialize outer loop index to 0
             li $t1, 0
      outer loop:
             addi $t1, $t1, 1 #increment outer loop index
             li $t2, 0
                              #initialize inner loop index to 0
      inner loop:
             addi $t2, $t2, 1 #increment inner loop index
             addi $t5, $t5, 1 #increment data
             bne $t2, $t0, inner loop #go back to top of inner loop
             bne $t1, $t0, outer loop #go back to top of outer loop
             sw $t5, 12($0) #store data into memory
             lw $t5, 12($0) #load data back out of memory
```

/\*

```
*/
32'h500: Data = 32'h240d0000;
32'h504: Data = 32'h24080064;
32'h508: Data = 32'h24090000;
32'h50C: Data = 32'h21290001;
32'h510: Data = 32'h240a0000;
32'h514: Data = 32'h214a0001;
32'h518: Data = 32'h21ad0001;
32'h51C: Data = 32'h1548fffd;
32'h520: Data = 32'h1528fffa;
32'h524: Data = 32'hac0d000c;
32'h528: Data = 32'h8c0d000c;
   /*
          * Test Program 7
          * Test Branch Prediction performance again
          */
          /*
                 li $t5, 0
                                # initialize data to 0
                 li $t0, 100
                                # initialize exit value
                 li $t1, 0
                                # initialize outer loop index to 0
         outer loop:
                 addi $t1, $t1, 1 #increment outer loop index
                                  #initialize inner loop index to 0
                 li $t2, 0
          inner loop:
                 addi $t2, $t2, 1 #increment inner loop index
                 andi $t3, $t2, 2 #mask inner loop index
                 li $t4, 1
                                  #set $t4 to 1
                 beq $t3, $0, skip1
                 li $t4, 0
                                 #set $t4 to 0
         skip1:
                beq $t4, $0, skip2
                 addi $t5, $t5, 1 #increment data
                beq $t2, $t1, exit inner
                 j inner_loop #go back to top of loop
         exit inner:
                beq $t1, $t0, exit outer
                 j outer loop
         exit_outer:
                 sw $t5, 12($0) #store data into memory
                 lw $t5, 12($0) #load data back out of memory
           */
32'h400: Data = 32'h240d0000;
32'h404: Data = 32'h24080064;
32'h408: Data = 32'h24090000;
32'h40C: Data = 32'h21290001;
32'h410: Data = 32'h240a0000;
32'h414: Data = 32'h214a0001;
32'h418: Data = 32'h314b0002;
32'h41C: Data = 32'h240c0001;
32'h420: Data = 32'h11600001;
32'h424: Data = 32'h240c0000;
32'h428: Data = 32'h11800001;
32'h42C: Data = 32'h21ad0001;
32'h430: Data = 32'h11490001;
32'h434: Data = 32'h08000105;
32'h438: Data = 32'h11280001;
32'h43C: Data = 32'h08000103;
32'h440: Data = 32'hac0d000c;
32'h444: Data = 32'h8c0d000c;
```

#### Design Source code filename: DataMemory.v

```
`timescale 1ns / 1ps
module DataMemory( output reg [31:0] ReadData, input [5:0] Address, input [31:0]
WriteData, input MemoryRead, input MemoryWrite, input Clock);
// ReadData - Data output
// Addresss - Address bus for read/write
// WriteData - Data input
// MemoryRead - Read signal
// MemoryWrite - Write signal
// Clock - Clock signal
// Each word is 32 bits
// Hence, we need 64 words for 256 bytes storage
// 64 x 32 bits = 2048 bits = 256 bytes
reg [31:0] data memory[63:0]; // 64 elements x 32 bit wide element
// Writes are synchronous on negative edge of clock
always @ (negedge Clock) begin
      // Check if write signal is high
      if ( MemoryWrite == 1'b1 ) begin
            data memory[Address] <= WriteData;</pre>
      end
end
// Reads are synchronous on positive edge of clock
always @ (posedge Clock) begin
      // Check if read signal is high
      if (MemoryRead == 1'b1) begin
            ReadData <= data memory[Address];</pre>
      end
end
endmodule
```

#### Design Source code filename: ALU.v

```
`timescale 1ns / 1ps
// MACROs
 define AND 4'b0000
`define OR 4'b0001
`define ADD 4'b0010
`define SLL 4'b0011
`define SRL 4'b0100
`define SUB 4'b0110
define SLT 4'b0111
define ADDU 4'b1000
`define SUBU 4'b1001
`define XOR 4'b1010
`define SLTU 4'b1011
`define NOR 4'b1100
`define SRA 4'b1101
`define LUI 4'b1110
module ALU(BusW, Zero, BusA, BusB, ALUCtrl);
// Inputs
input wire [31:0] BusA, BusB;
input wire [3:0] ALUCtrl;
```

```
// Outputs
output reg [31:0] BusW;
output wire Zero;
wire less;
wire [63:0] Bus64;
// Zero signal is HIGH when BusW is zero
assign Zero = ( BusW == 32'b0 ? 32'b1 : 32'b0);
// less is HIGH when BusA < BusB (unsigned comparison)
assign less = ({1'b0,BusA} < {1'b0,BusB} ? 1'b1 : 1'b0);
assign Bus64 = 0;
// Switch case - performing arithmetic operations based on ALU Control Line
always@(*)begin
      case (ALUCtrl)
      `AND: BusW <= BusA & BusB;
      `OR: BusW <= BusA | BusB;
      `ADD: BusW <= BusA + BusB;
      `ADDU: BusW <= BusA + BusB; // Unsigned Addition
      `SLL: BusW <= BusB << BusA; // Shift Left Logical
      `SRL: BusW <= BusB >> BusA; // Shift Right Logical
      `SUB: BusW <= BusA - BusB;
      `SUBU: BusW <= BusA - BusB; // Unsigned Subtraction
      `XOR: BusW <= BusA ^ BusB;
      `NOR: BusW <= ~ (BusA|BusB);
      // Set if less than (SLT)
      `SLT: BusW <= $signed(BusA) < $signed(BusB) ? 32'b1 : 32'b0;
      `SLTU: BusW <= less; // SLT unsigned
      `SRA: BusW <= $signed(BusB) >>> BusA; // Shift Right Arithmetic
      `LUI: BusW <= BusB << 16; // Load Upper Immediate
      default:BusW <= 32'bx;</pre>
      endcase
end
endmodule
```

(b) Use the test bench provided to test the functionality of your overall design.

#### Testbench code filename: PipelinedProcTest.v

```
`timescale 1ns / 1ps
`define STRLEN 32
`define HalfClockPeriod 60
`define ClockPeriod `HalfClockPeriod * 2
module PipelinedProcTest v;
      task passTest;
            input [31:0] actualOut, expectedOut;
            input [`STRLEN*8:0] testType;
            inout [7:0] passed;
            if(actualOut == expectedOut) begin $display ("%s passed", testType); passed =
passed + 1; end
            else $display ("%s failed: 0x%x should be 0x%x", testType, actualOut,
expectedOut);
      endtask
      task allPassed;
            input [7:0] passed;
            input [7:0] numTests;
            if(passed == numTests) $display ("All tests passed");
```

```
else $display("Some tests failed: %d of %d passed", passed, numTests);
   endtask
   // Inputs
   reg CLK;
   reg Reset L;
   reg [31:0] startPC;
   reg [7:0] passed;
   // Outputs
   wire [31:0] dMemOut;
   //book keeping
   reg [31:0] cc counter;
   always@(negedge CLK)
         if(~Reset L)
                cc counter <= 0;
         else
                cc_counter <= cc_counter+1;</pre>
   initial begin
         CLK= 1'b0;
   end
    /*generate clock signal*/
always begin
   #`HalfClockPeriod CLK = ~CLK;
   #`HalfClockPeriod CLK = ~CLK;
end
   // Instantiate the Unit Under Test (UUT)
   PipelinedProc uut (
          .CLK (CLK) ,
          .Reset L(Reset L),
          .startPC(startPC),
          .dMemOut(dMemOut)
   );
   initial begin
         // Initialize Inputs
         Reset L = 1;
         startPC = 0;
         passed = 0;
         // Wait for global reset
         #(1 * `ClockPeriod);
         // Program 1
         #1;
         Reset_L = 0; startPC = 32'h0;
         #(1 * \ClockPeriod);
         Reset_L = 1;
         \#(46 \times \text{`ClockPeriod});
         passTest(dMemOut, 120, "Results of Program 1", passed);
         // Program 2
         #(1 * `ClockPeriod);
         Reset L = 0; startPC = 32'h60;
         #(1 * `ClockPeriod);
         Reset L = 1;
         #(34 * `ClockPeriod);
         passTest(dMemOut, 2, "Results of Program 2", passed);
         // Program 3
```

```
#(1 * `ClockPeriod);
Reset L = 0; startPC = 32'hA0;
#(1 * `ClockPeriod);
Reset L = 1;
#(29 * `ClockPeriod);
passTest(dMemOut, 32'hfeedbeef, "Result 1 of Program 3", passed);
#(1 * `ClockPeriod);
passTest(dMemOut, 32'hfeedb48f, "Result 2 of Program 3", passed);
#(1 * `ClockPeriod);
passTest(dMemOut, 32'hfeeeb48f, "Result 3 of Program 3", passed);
#(1 * `ClockPeriod);
passTest(dMemOut, 32'h0000b4a0, "Result 4 of Program 3", passed);
#(1 * `ClockPeriod);
passTest(dMemOut, 32'hddb7dde0, "Result 5 of Program 3", passed);
#(1 * `ClockPeriod);
passTest(dMemOut, 32'h07f76df7, "Result 6 of Program 3", passed);
#(1 * `ClockPeriod);
passTest(dMemOut, 32'hfff76df7, "Result 7 of Program 3", passed);
#(1 * `ClockPeriod);
passTest(dMemOut, 1, "Result 8 of Program 3", passed);
#(1 * `ClockPeriod);
passTest(dMemOut, 0, "Result 9 of Program 3", passed);
#(1 * `ClockPeriod);
passTest(dMemOut, 0, "Result 10 of Program 3", passed);
#(1 * `ClockPeriod);
passTest(dMemOut, 1, "Result 11 of Program 3", passed);
#(1 * `ClockPeriod);
passTest(dMemOut, 32'hfeed4b4f, "Result 12 of Program 3", passed);
// Done
allPassed(passed, 14);
$finish;
```

end endmodule

#### Simulation Output Waveform: (Pipelined MIPS Processor)



#### Simulation Output Logs: (Pipelined MIPS Processor)

```
INFO: [Simtcl 6-17] Simulation restarted
run all
             Results of Program 1 passed
             Results of Program 2 passed
            Result 1 of Program 3 passed
            Result 2 of Program 3 passed
            Result 3 of Program 3 passed
            Result 4 of Program 3 passed
            Result 5 of Program 3 passed
            Result 6 of Program 3 passed
            Result 7 of Program 3 passed
            Result 8 of Program 3 passed
            Result 9 of Program 3 passed
           Result 10 of Program 3 passed
           Result 11 of Program 3 passed
           Result 12 of Program 3 passed
All tests passed
$finish called at time : 15121 ns : File "/home/grads/p/pranav_anantharam/lab6/PipelinedProcTest.v" Line 119
```

(c) Synthesize the hardware and ensure the code generates no warnings or errors. Provide the summary results of the synthesis process.

#### Synthesis Report: (Pipelined MIPS Processor)

Start Writing Synthesis Report Report BlackBoxes: +-+----+ | |BlackBox name |Instances | +-+----+-+----+ Report Cell Usage: +----+ |Cell |Count | +----+ |BUFG | |CARRY4 | |1 |CARRY4 | 38| 12 |LUT1 | 1| |LUT2 | 169| 13 |LUT2 |LUT3 |LUT4 |LUT5 |LUT6 | 4 132| | 132| | 207| |5 16 |LUT5 | 328| |LUT6 | 450| |MUXF7 | 38| |MUXF8 | 4| |7 18 19 |MUXF8 |MUXF8 | 4| |RAM32M | 12| 110 |11 |RAMB18E1 | 112 11 113 |FDCE | 331| |FDC\_1 | 32| |FDPE | 28| 114 115 | 2| | FDRE 116 |17 | LDC | IBUF 118 | 30| | OBUF 119 +----+ Report Instance Areas: +----+ |Instance |Module |Cells | +----+ |top | | 1865| |1

```
12
       | RF1
               |RegisterFile |
       | ALU1 |ALU |
13
                                  205|
|4
       | DM1 | DataMemory
                                  331
15
       | Hazard | HazardUnit
                                  717|
Finished Writing Synthesis Report: Time (s): cpu = 00:00:26; elapsed = 00:00:33. Memory
(MB): peak = 1879.168; gain = 387.602; free physical = 9253; free virtual = 44685
Synthesis finished with 0 errors, 0 critical warnings and 3 warnings.
Synthesis Optimization Runtime: Time (s): cpu = 00:00:26; elapsed = 00:00:33. Memory (MB):
peak = 1879.168 ; gain = 387.602 ; free physical = 9255 ; free virtual = 44688
Synthesis Optimization Complete: Time (s): cpu = 00:00:26; elapsed = 00:00:33. Memory (MB):
peak = 1879.172; gain = 387.602; free physical = 9264; free virtual = 44697
INFO: [Project 1-571] Translating synthesized netlist
INFO: [Netlist 29-17] Analyzing 154 Unisim elements for replacement
INFO: [Netlist 29-28] Unisim Transformation completed in 0 CPU seconds
INFO: [Project 1-570] Preparing netlist for logic optimization
INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s).
Netlist sorting complete. Time (s): cpu = 00:00:00.01; elapsed = 00:00:00. Memory (MB): peak
= 1935.195; gain = 0.000; free physical = 9075; free virtual = 44519
INFO: [Project 1-111] Unisim Transformation Summary:
 A total of 73 instances were transformed.
 FDC 1 => FDCE (inverted pins: C): 32 instances
 LDC => LDCE: 29 instances
RAM32M => RAM32M (RAMD32, RAMD32, RAMD32, RAMD32, RAMD32, RAMD32, RAMS32): 12 instances
INFO: [Common 17-83] Releasing license: Synthesis
37 Infos, 3 Warnings, 0 Critical Warnings and 0 Errors encountered.
synth design completed successfully
synth design: Time (s): cpu = 00:00:31; elapsed = 00:00:38. Memory (MB): peak = 1935.195;
gain = 472.559; free physical = 9132; free virtual = 44575
Netlist sorting complete. Time (s): cpu = 00:00:00; elapsed = 00:00:00. Memory (MB): peak =
1935.195; gain = 0.000; free physical = 9132; free virtual = 44575
WARNING: [Constraints 18-5210] No constraints selected for write.
Resolution: This message can indicate that there are no constraints for the design, or it can
indicate that the used in flags are set such that the constraints are ignored. This later case
is used when running synth design to not write synthesis constraints to the resulting
checkpoint. Instead, project constraints are read when the synthesized design is opened.
INFO: [Common 17-1381] The checkpoint
'/home/grads/p/pranav anantharam/lab6/project 1/project 1.runs/synth 1/PipelinedProc.dcp' has
been generated.
```

## **Pipelined MIPS Processor – Elaborated Design:**

INFO: [Common 17-206] Exiting Vivado at Sun Dec 3 17:38:45 2023...

PipelinedProc utilization synth.pb



INFO: [runtcl-4] Executing: report utilization -file PipelinedProc utilization synth.rpt -pb

- 5. Answer the following review questions:
- a) Instead of stalling the pipeline while waiting for a branch to be evaluated, we could simply continue to fetch from PC+4. What name is commonly given to this technique? What changes would have to be made to our existing design to accommodate this improvement? Be sure to include modifications to the Hazard Detection Unit and pipeline registers.

#### Answer:

The name given to this technique is static branch prediction, in particular, it is the 'branch always not taken' prediction. To accommodate this improvement in our existing design, we need to make the following changes:

- (i) When a branch is encountered, do not add a bubble in the pipeline.
- (ii) Keep IFwrite and PCwrite signals HIGH to ensure that instruction at PC+4 address is fetched.
- (iii) After resolving the branch, if the branch is not taken, then no operation needs to be performed.
- (iv) However, if the branch is taken, the pipeline must be flushed and the correct instruction at the branch target address must be fetched at the start of the next cycle and resume normal execution.
- b) What clock rate did the synthesis process estimate your overall design would run at? Look through the synthesis report and locate the section where the design timing is estimated. From that, determine which components are in the critical path. What changes could you make to the design to improve the clock rate without adding additional pipeline stages?

#### Answer:





According to the design timing report, the clock period is 12.7 ns, where the worst slack is minimum. The frequency is calculated to be **78.740 MHz.** 

#### Critical path of design:



The above path is used by instructions like Load/Store instructions which requires and executes all stages of the MIPS pipeline.

To improve the clock rate without adding additional pipeline stages, we can enhance and speed up the hardware and decrease the delay in the critical path. Furthermore, instructions can be executed out-of-order. And so, efficiency can be increased by making use of the stall cycles in the pipeline. We can use techniques like loop unrolling and scheduling to further speed up the processor.

c) Determine the CPI for each of the three programs executing on your processor. Compare those results to the CPI of the single-cycle processor. Also, provide the average CPI of all three programs.

Answer:

#### Program 1 Instruction Memory:

```
add $t1, $t1, 4
                               # Next address
        add $t2, $t2, 1
                              # Next index
        j PlLoop
                                        # Jump to loop
PlDone: sw $t0, 0($t1)
                                # Store the sum at end of array
        lw $t0, 12($0)
                                   # Load Final Value
                                    # Complete
        add $0, $s0, $s0
                                # do nothing
    32'h00: Data = 32'h34080032;
    32'h04: Data = 32'hac080000;
    32'h08: Data = 32'h34080028;
    32'h0C: Data = 32'hac080004;
    32'h10: Data = 32'h3408001e;
    32'h14: Data = 32'hac080008;
    32'h18: Data = 32'h34040000;
    32'h1C: Data = 32'h34050003;
    32'h20: Data = 32'h00004020;
    32'h24: Data = 32'h00044820;
    32'h28: Data = 32'h00005020;
    32'h2C: Data = 32'h11450005;
    32'h30: Data = 32'h8d2b0000;
    32'h34: Data = 32'h010b4020;
    32'h38: Data = 32'h21290004;
    32'h3C: Data = 32'h214a0001;
    32'h40: Data = 32'h0800000b;
    32'h44: Data = 32'had280000;
    32'h48: Data = 32'h8c08000c;
    32'h4C: Data = 32'h000000000;
    32'h50: Data = 32'h02100020;
```



Program 1 contains 21 instructions. It requires 46 (0x2E) cycles to execute as shown in the above waveform. CPI = 46 / 21 = 2.1904

#### Program 2 Instruction Memory:





Program 2 contains 11 instructions. It requires 34 (0x22) cycles to execute as shown in the above waveform. CPI = 34 / 11 = 3.090

#### Program 3 Instruction Memory:

```
32'hA0: Data = 32'h3c0lfeed;
32'hA4: Data = 32'h3424beef;
32'hA8: Data = 32'hac040024:
32'hAC: Data = 32'h2085f5a0;
32'hB0: Data = 32'hac050028;
32'hB4: Data = 32'h2485f5a0;
32'hB8: Data = 32'hac05002c;
32'hBC: Data = 32'h3085f5a0;
32'hC0: Data = 32'hac050030;
32'hC4: Data = 32'h00042940;
32'hC8: Data = 32'hac050034;
32'hCC: Data = 32'h00042942;
32'hD0: Data = 32'hac050038;
32'hD4: Data = 32'h00042943;
32'hD8: Data = 32'hac05003c;
32'hDC: Data = 32'h28850001;
32'hE0: Data = 32'hac050040;
32'hE4: Data = 32'h28a5ffff;
32'hE8: Data = 32'hac050044;
32'hEC: Data = 32'h2c850001;
32'hF0: Data = 32'hac050048;
32'hF4: Data = 32'h2ca5ffff;
32'hF8: Data = 32'hac05004c;
32'hFC: Data = 32'h3885f5a0;
32'h100: Data = 32'hac050050;
32'h104: Data = 32'h8c040024;
32'h108: Data = 32'h8c050028;
32'h10C: Data = 32'h8c05002c;
32'h110: Data = 32'h8c050030;
32'h114: Data = 32'h8c050034;
32'h118: Data = 32'h8c050038;
32'h11C: Data = 32'h8c05003c;
32'h120: Data = 32'h8c050040;
32'h124: Data = 32'h8c050044;
32'h128: Data = 32'h8c050048;
32'h12C: Data = 32'h8c05004c
```



Program 3 contains 38 instructions. It requires 40 (0x28) cycles to execute as shown in the above waveform.

For a single cycle processor, pipelining is not performed and so the CPI will be equivalent to the pipelined depth, in this case, it is 5. Hence, MIPS single cycled CPI = 5.

Speed up of pipelined MIPS = single cycle MIPS CPI / pipelined MIPS CPI = 5 / 2.11082 = 2.36874

#### Speed up of pipelined MIPS = 2.36874

d) Given the clock rate and average CPI, compute the MIPS (Million Instructions Per Second) rating for both versions of processor. Which one is faster and why?

#### Answer:

#### Single Cycle MIPS

Clock rate = 36.735MHz CPI = 5 cycles/instruction MIPS = (Clock rate/CPI)/10<sup>6</sup> MIPS = (36.735/5) MIPS = 7.347

#### **Pipelined MIPS**

Clock rate = 78.740 MHz CPI = 2.11082 cycles/instruction MIPS = (Clock rate/CPI)/ $10^6$ MIPS = (78.740/2.11082)MIPS = 37.3030

Hence, we can conclude that Pipelined MIPS can process more number of instructions per second than single cycle MIPS.